

# RE01 1500KB Group

# Hardware Design Guide

R01AN4962EJ0100 Rev.1.00 2019.08.27

# Summary

This application note has been written to help engineers to design hardware using the RE01 1500KB group products.

# **Target Device**

RE01 1500KB group

#### **Table of Contents**

| 1. Ir | ntro | duction                                                                                | 3  |
|-------|------|----------------------------------------------------------------------------------------|----|
| 1.1   | Abo  | out This Manual                                                                        | 3  |
| 1.2   | Fea  | atures of MCU                                                                          | 3  |
| 1.3   | Lis  | t of Pins                                                                              | 4  |
| 1.4   | Ор   | eration Mode Types and Mode Selection                                                  | 5  |
| 1.5   | Ор   | eration Mode Transitions Using Mode Setting Pins                                       | 5  |
| 2. F  | Powe | er Supplies                                                                            | 6  |
| 2.1   |      | wer Supply Voltage Pins                                                                |    |
| 2.2   |      | pacitors for Connection to Power Supply Pins                                           |    |
| 2.3   |      | wer Supply Allocation to Modules                                                       |    |
| 2.4   |      | wer Supply Domains                                                                     |    |
|       |      |                                                                                        |    |
| 3. T  | •    | s Common to Normal and EHC Operation                                                   |    |
| 3.1   | Clo  | ck Generation Circuits                                                                 |    |
| 3.1   | 1.1  | Main Clock Oscillator                                                                  |    |
| 3.1   | 1.2  | Sub-Clock Oscillator                                                                   | 14 |
| 3.1   | 1.3  | Trace Design                                                                           | 15 |
| 3.1   | 1.4  | Reference Oscillation Circuit Constants and Verified Resonator Operation               | 24 |
| 3.2   | Re   | set                                                                                    | 25 |
| 3.2   | 2.1  | Overview of Reset                                                                      | 25 |
| 3.2   | 2.2  | POR Reset on Startup                                                                   | 25 |
| 3.3   | Pin  | Processing                                                                             | 28 |
| 3.3   | 3.1  | Pins from Which Initial Value is Output                                                | 28 |
| 3.3   | 3.2  | N-Channel Open Drain Pins                                                              | 29 |
| 3.3   | 3.3  | Pull-Up Pin Processing                                                                 | 29 |
| 3.3   | 3.4  | Processing of Unused Pins                                                              | 30 |
| 3.3   | 3.5  | Pin Processing When Using USB                                                          | 31 |
| 3.3   | 3.6  | Pin Processing for Serial Communication Interface                                      | 31 |
| 4. E  | HC   | Operation                                                                              | 32 |
| 4.1   | Exp  | blanation of Operation During EHC Use                                                  | 32 |
| 4.2   |      | nnections of Power Supply Pins During EHC Use                                          |    |
| 4.3   |      | equency Settings During Storage Capacitor Charging and Rapid Startup Hardware Function |    |
|       |      | ervals                                                                                 |    |



| 4.4 Me  | ethods of Confirmation of VBAT_EHC Pin Voltage                          | 33 |
|---------|-------------------------------------------------------------------------|----|
| 4.5 Ex  | camples of Power Generation Element Connection                          | 34 |
| 4.6 St  | upplying Power to Device Outside EHC                                    | 35 |
| 4.7 Co  | onnection of Power Supply Pins When EHC is Not in Use                   | 36 |
| 4.8 Bo  | oot Mode                                                                | 38 |
| 4.8.1   | Serial Programming Modes                                                | 38 |
| 4.8.2   | Power Supply Connection Example When Using EHC Serial Programming Modes | 39 |
| 4.9 De  | ebugging                                                                | 40 |
| 4.9.1   | SWD Interface                                                           | 40 |
| 4.9.2   | Emulator Connection Examples                                            | 40 |
| 4.9.3   | Notes on EHC Startup                                                    | 41 |
| 5. Elec | trical Characteristics                                                  | 42 |
| 5.1 Pc  | ower Supplies                                                           | 42 |
| 5.1.1   | Absolute Maximum Ratings                                                | 42 |
| 5.1.2   | Recommended Operating Conditions                                        | 43 |
| 5.1.3   | Selection of Power Generation Elements                                  | 43 |
| 5.1.4   | Storage Capacitor                                                       | 44 |
| 5.1.5   | Secondary Battery Selection                                             | 44 |
| 5.1.6   | Secondary Battery Selection When Using MLCD                             | 44 |

#### 1. Introduction

#### 1.1 About This Manual

This manual is the hardware design guide for the RE01 1500KB group products. For detail product functions, refer to the Hardware Edition of the User's Manual (hereinafter referred to as the UMH).

Table 1-1 List of Related Documents

| Document Type                                     | Description                                                 | Document Name                                                      | Document No. |
|---------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------|--------------|
| UMH<br>(Hardware Edition of the User's<br>Manual) | Specification description of the RE01 1500KB group products | RE01 Group (with 1.5Mbyte Flash<br>Memory) User's Manual: Hardware | R01UH0796    |

This manual describes the processing of pins to set operation modes in chapter 1, the power supply pin processing in chapter 2, the clock, reset, and processing of other pins in chapter 3, and the processing when using EHC in chapter 4.

#### 1.2 Features of MCU

This MCU incorporates an energy harvesting control circuit (EHC). The EHC starts operation from before reset cancellation upon connection with a power generation element, and uses the current generated by the power generation element to charge a storage capacitor and a secondary battery, as well as supplying a power supply to the internal VCC/IOVCC of the MCU. When the amount of current generated by the power generation element is less than the current consumption of the MCU, operation can be continued using the charged storage capacitor and secondary battery. For details, refer to section 13.3, Operation, in the UMH.

This MCU is provided with a back bias voltage control function employing SOTB process technology that enables low-leakage current operation. It is possible to transition to this low-leakage current operation mode (VBB OPE) immediately after energy harvesting startup. For details, refer to chapter 12, Functions for Reducing Power Consumption, in the UMH.

# 1.3 List of Pins

This manual describes the processing of the following pins in particular. The pin details are given in the sections shown in Table 1-2.

Table 1-2 List of Pins

| Туре             | Pin Name          |            | Section No. |     |     |     |     |     |     |     |     |     |     |     |     |     |
|------------------|-------------------|------------|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|                  |                   | 1.4<br>1.5 | 2.1<br>2.2  | 2.3 | 2.4 | 3.1 | 3.2 | 3.3 | 4.2 | 4.3 | 4.4 | 4.5 | 4.6 | 4.7 | 4.8 | 4.9 |
| Mode             | MD                | 0          |             |     |     |     |     | 0   |     |     |     |     |     |     | 0   |     |
| selection        | EHMD              | 0          |             |     |     |     |     | 0   |     |     |     |     |     |     |     |     |
| Power            | VCC/IOVCC         |            | 0           | 0   | 0   |     |     |     | 0   |     |     |     | 0   | 0   | 0   | 0   |
| supply<br>system | VSC_VCC           |            | 0           |     |     |     |     |     | 0   | 0   |     | 0   |     | 0   | 0   | 0   |
|                  | VCC_SU            |            | 0           |     |     |     |     |     | 0   | 0   |     |     |     | 0   | 0   | 0   |
|                  | VBAT_EHC          |            | 0           |     |     |     |     |     | 0   | 0   | 0   |     |     | 0   | 0   | 0   |
|                  | IOVCC0/1/2/3      |            | 0           | 0   |     |     |     |     | 0   |     |     |     | 0   | 0   |     |     |
|                  | AVCC0/1           |            | 0           | 0   |     |     |     |     | 0   |     |     |     |     | 0   |     |     |
|                  | VCC_USB           |            | 0           | 0   |     |     |     |     | 0   |     |     |     |     | 0   |     |     |
|                  | VCL               |            | 0           |     |     |     |     |     |     |     |     |     |     |     |     |     |
|                  | VCLH              |            | 0           |     |     |     |     |     |     |     |     |     |     |     |     |     |
|                  | VBN               |            | 0           |     |     |     |     |     |     |     |     |     |     |     |     |     |
|                  | VBP               |            | 0           |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Clock            | EXTAL             |            |             |     |     | 0   |     | 0   |     |     |     |     |     |     |     |     |
|                  | XTAL              |            |             |     |     | 0   |     | 0   |     |     |     |     |     |     |     |     |
|                  | XCIN              |            |             |     |     | 0   |     |     |     |     |     |     |     |     |     |     |
|                  | XCOUT             |            |             |     |     | 0   |     |     |     |     |     |     |     |     |     |     |
| Reset            | RES#              | 0          |             |     |     |     | 0   | 0   |     |     |     |     |     |     |     | 0   |
| Boot mode        | RXD9              |            |             |     |     |     |     |     |     |     |     |     |     |     | 0   |     |
|                  | TXD9              |            |             |     |     |     |     |     |     |     |     |     |     |     | 0   |     |
|                  | USB_DP,<br>USB_DM |            |             |     |     |     |     |     |     |     |     |     |     |     | 0   |     |
|                  | USB_VBUS          |            |             |     |     |     |     |     |     |     |     |     |     |     | 0   |     |
| Debugging        | SWCLK             |            |             |     |     |     |     |     |     |     |     |     |     |     |     | 0   |
|                  | SWDIO             |            |             |     |     |     |     |     |     |     |     |     |     |     |     | 0   |
| Other            | Other pins        |            |             |     |     |     |     | 0   |     |     |     |     |     |     |     |     |

## 1.4 Operation Mode Types and Mode Selection

Various operation modes can be set for this MCU, determined by specific input pin settings upon reset cancellation. The MCU operation mode is determined by the combination of the MD and EHMD pin levels.

Table 1-3 indicates the relationship between the levels of the mode setting pins (MD, EHMD) at the time of reset cancellation and the operation mode selected at that time. Regardless of the mode upon startup, operation is started with the internal flash memory enabled.

Table 1-3 Selection of Operation Mode Using Mode Setting Pin and Energy Harvesting Setting Pin

| Mode S  | etting Pin | Startup Mode                   |
|---------|------------|--------------------------------|
| MD EHMD |            |                                |
| High    | High       | Energy harvesting startup mode |
|         | Low        | Normal startup mode            |
| Low     | _          | SCI/USB boot mode              |

Table 1-4 shows the input pins to control operation modes.

Table 1-4 Input Pins to Control Operation Modes

| Pin Name | I/O   | Function                                                                                                                                 |  |  |  |
|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| MD       | Input | Operation mode setting pin. The signal level at this pin should not be changed during operation mode transition upon reset cancellation. |  |  |  |
| EHMD     | Input | Energy harvesting mode setting pin                                                                                                       |  |  |  |

# 1.5 Operation Mode Transitions Using Mode Setting Pins

Figure 1.1 shows a state transition diagram for operation mode transitions using the MD and EHMD pin settings.



Figure 1.1 Pin Levels and Operation Modes For Mode Setting Pins and Energy Harvesting Pins

# 2. Power Supplies

This chapter describes the types of power supply pins, the capacitors that are required for correct operation, power supply allocation to modules, and power supply domains.

# 2.1 Power Supply Voltage Pins

Because this MCU has modes such as the EHC mode, there are numerous types of pins relating to power supplies. Table 2-1 is a list of the power supply voltage pins for this MCU.

Table 2-1 Power Supply Voltage Pins

| Intended Use            | Pin Name     | Function                                                                                                        |
|-------------------------|--------------|-----------------------------------------------------------------------------------------------------------------|
| Power supply            | VCC/IOVCC    | Power supply pin                                                                                                |
|                         | VSS          | Ground pin                                                                                                      |
| Internal power          | VCL          | Pin to stabilize the internal power supply                                                                      |
| supply<br>stabilization | VCLH         | Pin to stabilize the internal power supply                                                                      |
| Back bias               | VBN          | Pin to stabilize the back-bias voltage                                                                          |
|                         | VBP          | Pin to stabilize the back-bias voltage                                                                          |
| Energy harvesting       | VSC_VCC      | Power supply pin to which power is supplied from a power generation element                                     |
|                         | VSC_GND      | Ground pin for VSC_VCC                                                                                          |
|                         | VCC_SU       | Power supply pin to which power is supplied from a storage capacitor                                            |
|                         | VBAT_EHC     | Power supply pin to which power is supplied from a secondary battery                                            |
| I/O power supply        | IOVCC0/1/2/3 | Power supply pins for I/O                                                                                       |
|                         | IOVSS        | Ground pin for IOVCC0/1/2/3                                                                                     |
| Analog power supply     | AVCC0        | Analog power supply pin for a 14-bit A/D converter, reference voltage generation circuit, or temperature sensor |
|                         | AVSS0        | Ground pin for AVCC0                                                                                            |
|                         | AVCC1        | Analog/reference power supply pin for a 12-bit D/A converter and analog comparator                              |
|                         | AVSS1        | Ground pin for AVCC1                                                                                            |
| USB power               | VCC_USB      | Power supply pin for USB                                                                                        |
| supply                  | VSS_USB      | Ground pin for VCC_USB                                                                                          |

# 2.2 Capacitors for Connection to Power Supply Pins

In order to reduce noise, capacitors must be connected to the power supply pins. Figure 2.1 shows examples for reference.



Figure 2.1 Examples of Capacitor Connections to Power Supply Pins

Note 1: For the storage capacitor value, refer to the capacitance values of the storage capacitor in the VCC\_SU side shown in Table 58.40, EHC Characteristics in the UMH.

# 2.3 Power Supply Allocation to Modules

This MCU can independently set the voltage for each power supply. Power supplies in addition to VCC/IOVCC include AVCC0, AVCC1, IOVCC0, IOVCC1, IOVCC2, IOVCC3, and VCC\_USB; Table 2-2 shows module allocations for each power supply. For details on power supplies corresponding to each I/O pin, the "Applicable Power Supplies" columns in Tables 1.5 to 1.7 in section 1.7, List of Pins, in the UMH.

Table 2-2 Module Allocations for Each Power Supply Pin

| Power Supply Pin | Module                                                                         |  |  |  |  |
|------------------|--------------------------------------------------------------------------------|--|--|--|--|
| VCC/IOVCC        | Other than modules listed below                                                |  |  |  |  |
| AVCC0            | 14-bit A/D converter, temperature sensor, reference voltage generation circuit |  |  |  |  |
| AVCC1            | 12-bit D/A converter, analog comparator                                        |  |  |  |  |
| IOVCC0           | I/O functions that are allocated to port 8                                     |  |  |  |  |
| IOVCC1           | I/O functions that are allocated to ports 3, 6, and 7, and P202 to P204        |  |  |  |  |
| IOVCC2           | I/O functions that are allocated to port 1                                     |  |  |  |  |
| IOVCC3           | I/O functions that are allocated to P010 to P015, and port 5                   |  |  |  |  |
| VCC_USB          | USB2.0FS                                                                       |  |  |  |  |

If any power supply is unused and there is no supply of power, a module not being supplied with power may cause an undefined value to propagate to a circuit of a module that is operating. Hence the power supply open control register (VOCR) should be set so as to suppress the effect of such occurrences. For details, refer to section 12.2.22, Power Supply Open Control Register (VOCR), in the UMH.

# 2.4 Power Supply Domains

In this MCU, the power supply supplied from the VCC/IOVCC pin is divided into four domains within the chip, and by controlling the power supply for each domain, a reduction of the device power consumption is made possible.

As indicated in Table 2-3, the four domains are AWO domain, and ISO1 to ISO3 domains. To reduce power consumption, the power supply can be disabled for each of ISO1 to ISO3 domains. For details, refer to chapter 12, Functions for Reducing Power Consumption, in the UMH.

Table 2-3 Modules for Each Power Supply Domain

| PS Domain              |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                     |             |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Class. of functions    | AWO Domain                                                                                                                                                                                                             | ISO1 Domain                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ISO2 Domain                                                                                                                                         | ISO3 Domain |
| CPU                    | _                                                                                                                                                                                                                      | CPU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                                                                   | _           |
| Power supply<br>system | Power-on reset circuit (POR) Low-voltage detection circuit 0 (LVD0) Low-voltage detection circuit 1 (LVD1) Low-voltage detection circuit BAT (LVDBAT) Back-bias voltage control (VBBC) Energy harvesting control (EHC) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                                                                                                                                                   |             |
| Memory                 | _                                                                                                                                                                                                                      | RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                                                                   | Flash       |
| Clock                  | Sub-clock oscillator<br>(SOSC)<br>Clock correction circuit<br>(CCC)                                                                                                                                                    | Main clock oscillator (MOSC) Middle-speed on-chip oscillator (MOCO) low-speed on-chip oscillator (LOCO) IWDT-dedicated oscillator (IWDTLOCO) Main clock oscillator stop detection function Clock output function                                                                                                                                                                                                                                                                             | PLL<br>High-speed on-chip<br>oscillator (HOCO)                                                                                                      | _           |
| Peripheral<br>function |                                                                                                                                                                                                                        | Data transfer controller (DTC) DMA controller (DMAC) Memory protection unit (MPU) Interrupt controller (ICU) Event link controller (ELC) Asynchronous general-purpose timers 0, 1 (AGT0, 1) Independent watchdog timer (IWDT) SysTick timer serial communication interface 0 (SCI0) I2C bus interface 0 (RIIC0) MIP LCD controller (MLCD) Motor driver control circuit (MTDV) USB2.0FS host/function module (USB) LED driver (LED) Key interrupt function (KINT) Low-speed clock timer (LST) | Functions other than the left                                                                                                                       |             |
| Analog function        |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 14-bit A/D converter (S14AD) 12-bit D/A converter (R12DA) Temp. sensor (TEMPS) Reference voltage generation circuit (VREF) Analog comparator (ACMP) | _           |
| Pin interrupt          | NMI pin<br>IRQ0_DS to IRQ3_DS<br>pins                                                                                                                                                                                  | IRQ0 to IRQ9 pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | — (AOIVII )                                                                                                                                         | _           |

# 3. Topics Common to Normal and EHC Operation

This chapter describes clock generation circuits, reset, and pin processing.

#### 3.1 Clock Generation Circuits

This MCU can use various clock signals. Table 3-1 indicates the clock types in this MCU. For details, refer to chapter 9, Clock Generation Circuit, in the UMH.

Connection Clock Name Connection Pin Clock Source Frequency 8 MHz to 32 MHz can be divided by 1, EXTAL. XTAL Resonator Main clock oscillator 2, 3 or 4 with PLL (MOSC) circuit External clock **EXTAL** 32 MHz max. External input Sub-clock oscillator connection XCIN, XCOUT 32.768 kHz Resonator (SOSC) JTAG external clock input External clock TCK 10 MHz max. (TCK) input SWD external clock input External clock **SWCLK** 12.5 MHz max. (SWCLK) input High-speed on-chip 24/32/48/64 MHz oscillator (HOCO) Middle-speed on-chip 2 MHz oscillator (MOCO) On-chip Low-speed on-chip 32.768 kHz oscillator (LOCO) IWDT-dedicated on-chip 16 kHz oscillator (IWDTLOCO)

Table 3-1 Clock Types

#### 3.1.1 Main Clock Oscillator

There are two methods for supplying a clock signal to the main clock oscillator.

- · Connect an oscillator
- · Connect an external clock signal input

#### o Method of connecting a crystal resonator

An example of connection of a crystal resonator is shown in Figure 3.1.

A damping resistor (Rd) can be added to the circuit as necessary. The resistor value will differ depending on the specification of the crystal oscillator and the oscillation driving capability, and so the value recommended by the oscillator manufacturer should be used. If the manufacturer specifies that a feedback resistor (Rf) should be added externally, the resistor Rf should be inserted between EXTAL and XTAL as per the manufacturer's instruction.

As indicated in Table 3-1, when a vibrator is connected to supply a clock signal, the oscillator frequency should be within the range of oscillation frequencies of the main clock oscillator.



Figure 3.1 Connection Example of Crystal Resonator

The crystal oscillator and capacitor should be positioned as close to the XTAL/EXTAL pins as possible. As shown in Figure 3.2, signal lines should not be located near the oscillation circuit. Otherwise electromagnetic induction may impede normal oscillation.



Figure 3.2 Precautions Relating to Board Design of Oscillation Circuit

# External clock input method

Figure 3.3 shows an example for connecting an external clock input. To operate an oscillator using an external clock, set the MOMCR.MOSEL bit to 1. The XTAL pin becomes high impedance.



Figure 3.3 External Clock Equivalent Circuit

o Notes on external clock input

The frequency of an external clock input can be changed only when the main clock oscillation is stopped. When the main clock oscillator stop bit (MOSCCR.MOSTP) is 0, the external clock input frequency should not be changed.

#### 3.1.2 Sub-Clock Oscillator

To supply a clock signal to a sub-clock oscillator, a crystal resonator is connected.

#### o Method of connecting a 32.768 kHz crystal resonator

In order to supply a clock signal to the sub-clock oscillator, a 32.768 kHz crystal resonator is connected as shown in Figure 3.4. A damping resistor (Rd) can be inserted as necessary. The resistor value differs depending on the resonator and the oscillation driving capability, and so the value recommended by the resonator manufacturer should be used. When the resonator manufacturer recommends use of an external feedback resistor (Rf), Rf should be inserted between XCIN and XCOUT according to the manufacturer instructions.

As indicated in Table 3-1, when connecting a resonator to supply a clock signal, the frequency of the resonator should be within the range of oscillation frequencies of the sub-clock oscillator.



Figure 3.4 Connection Example of 32.768 kHz Crystal Resonator

#### o Pin processing when the sub-clock oscillator is not used

When the sub-clock oscillator is not used, the XCIN pin should be connected to VSS (pulled down) via a resistor, and the XCOUT pin should be left open, as shown in Figure 3.5. In addition, when the oscillator is not connected, the sub-clock oscillator stop bit (SOSCCR.SOSTP) should be set to 1 to stop the oscillator.



Figure 3.5 Pin Processing When Sub-Clock Oscillator is Not Used

#### 3.1.3 Trace Design

This section explains important points to minimize the risk of erroneous operation due to noise when connecting a crystal resonator. This explanation is for the sub-clock circuit, but similar considerations apply when using a crystal resonator with the main clock circuit.

#### Points on XCIN and XCOUT Wiring

- (1) to (6) below describe points on wiring for XCIN and XCOUT. Figure 3.6 shows an example of preferred trace for XCIN and XCOUT wiring. Figure 3.7 shows an example of alternate trace for XCIN and XCOUT wiring.
  - (1) Do not cross the XCIN and XCOUT wires with other signal wires.
  - (2) Do not add an observation pin to XCIN and XCOUT.
- (3) Make the XCIN and XCOUT wire width between 0.1 and 0.3 mm. The wire length from the MCU pins to the crystal resonator pins should be less than 10 mm, or at least as close to 10 mm as possible if longer.
- (4) The wire connected to the XCIN pin and the wire connected to the XCOUT pin should have as much space between them (at least 0.3 mm) as possible.
- (5) Connect external capacitors as close together as possible. Connect the wire for the capacitors to the ground trace (hereinafter referred to as ground shield) on the component side. For details, see the points on the ground shield. When the capacitors cannot be laid out as shown in Figure 3.6, use the layout shown in Figure 3.7.
- (6) In order to decrease the parasitic capacitance between XCIN and XCOUT, include a ground trace between the resonator and the MCU.



Figure 3.6 Example of Preferred Trace for XCIN and XCOUT Wiring



Figure 3.7 Example of Alternate Trace for XCIN and XCOUT Wiring

# Points Regarding the Ground Shield

Shield the crystal resonator with a ground trace. (1) to (4) below describe the points regarding the ground shield, and Figure 3.8 shows a trace example.

- (1) Lay out the ground shield on the same layer as the crystal resonator wiring.
- (2) Wire the ground shield as close to the VSS pin on the MCU as possible, and ensure that the wire width is at least 0.3 mm.
- (3) To prevent current from running to the ground shield, branch the ground shield and the ground on the board near the VSS pin on the board.
- (4) Make the ground shield wire width at least 0.3 mm, and leave a 0.3 to 2.0 mm gap in between wires. Do not cross the XCIN and XCOUT wires with other signal wires.



Figure 3.8 Trace Example for the Ground Shield

#### Points Regarding the Bottom Ground

For boards that are at least 1.2 mm thick, lay out a ground trace on the solder side (hereinafter referred to as bottom ground) of the crystal resonator area (see Figure 3.9).

- (1) through (3) describe points when making a multilayered board that is at least 1.2 mm thick, and Figure 3.9 shows a trace example.
- (1) Do not lay out any traces in the middle layers of the crystal resonator area. Do not lay out power supply and ground traces in this area. Do not pass signal wires through this area either.
- (2) Make the bottom ground at least 0.1 mm bigger than the ground shield. Connect the bottom ground on the solder side only to the ground shield on the component side before connecting it to the VSS pin.
  - (3) Connect the ground shield terminator to the bottom ground.



Figure 3.9 Trace Example When a Multilayered Board is at Least 1.2 mm Thick

- O Points When a Multilayered Board is Less Than 1.2 mm Thick
- (1) describes points when making a multilayered board that is less than 1.2 mm thick, and Figure 3.10 shows a trace example.
- (1) Do not lay out any traces to layers other than the component side for the crystal resonator area. Do not lay out power supply and ground traces in this area. Do not pass signal wires through this area either.



Figure 3.10 Trace Example When a Multilayered Board is Less Than 1.2 mm Thick

- Other Points
  - (1) to (4) below describe other points, and Figure 3.11 shows a trace example.
  - (1) Do not place the XCIN and XCOUT wires near wires that have large changes in current.
  - (2) Do not run the XCIN and XCOUT wires parallel to other signal wires like those for adjacent pins.
- (3) Pin wiring that runs adjacent to the XCIN and XCOUT pins should not just be laid out outside the MCU. Lay out the wiring through the bottom side of the MCU first and then lay out the wiring to an area away from the XCIN and XCOUT pins (to avoid the wiring from laying out the wiring parallel with the XCIN and XCOUT wiring).
  - (4) Lay out as much of the ground trace on the bottom side of the MCU as possible.



Figure 3.11 Trace Example for Other Points

- o Points on Wiring the Main Clock Resonator
  - (1) describes points on wiring the main clock resonator, and Figure 3.12 shows a trace example.
- (1) Shield the main clock resonator wiring with a ground. Do not connect the ground shield for the main clock and sub-clock together. Note that if the main clock ground shield is connected directly to the sub-clock ground shield, there is a possibility that noise from the main clock resonator may transfer through and affect the sub-clock.



Figure 3.12 Trace Example When Shielding the Main Clock Resonator Wiring with Ground

o Trace Example Showing a High Risk of incorrect Operation Due to Noise

Do not lay out traces described in (1) through (9). Laying out the traces below may cause the low CL resonator to not oscillate correctly. Figure 3.13 shows a trace example.

- (1) XCIN and XCOUT wires cross other signal wires (risk of incorrect operation).
- (2) Observation pins are attached to XCIN and XCOUT (risk of oscillation stopping).
- (3) XCIN and XCOUT wires are long (risk of erroneous operation or decreased accuracy).
- (4) The ground shield does not cover the entire area, and where there is a ground shield, the wiring is long and narrow (easily affected by noise, and there is a risk that accuracy will decrease from the ground potential difference generated by the MCU and external capacitor).
- (5) Ground shield is not detached near VSS pin (risk of incorrect operation from MCU current flowing to the ground shield).
- (6) Power supply or ground trace are under the XCIN and XCOUT wiring (risk of losing the clock or oscillation stopping).
  - (7) A wire with a large-current is routed nearby (risk of incorrect operation).
  - (8) Parallel wiring for adjacent pins is close and long (risk of losing the clock or oscillation stopping).
- (9) The middle layers are used (risk of oscillation characteristics decreasing or signals operating incorrectly).



Figure 3.13 Trace Example Showing High Risk of incorrect Operation Due to Noise

# 3.1.4 Reference Oscillation Circuit Constants and Verified Resonator Operation

Table 3-2 lists the reference oscillation circuit constants for the verified resonator operation, and Figure 3.14 shows a trace example of the verified resonator operation.

Table 3-2 Reference Oscillation Circuit Constants for the Verified Resonator Operation

| Manufacturer                         | Kyocera                 |
|--------------------------------------|-------------------------|
| Product                              | ST3215SB32768Z0HPWBB    |
| SMD/With Leads                       | SMD                     |
| Frequency (kHz)                      | 32.768                  |
| Sub-clock oscillation mode           | Low CL drive capability |
| Load capacity CL (pF)                | 4.0                     |
| Load capacity Cg (pF) (Note 1)       | 3.7                     |
| Load capacity Cd (pF) (Note 2)       | 0.7                     |
| Oscillation stabilization time (sec) | -                       |
| Negative resistance (kΩ)             | 70 max                  |

Note 1. When using this resonator, contact Kyocera Corporation for details on matching (https://www.kyocera.co.jp/).

Note 2. A low CL resonator is recommended for a sub-clock oscillator.



Figure 3.14 Trace Example for Verified Resonator Operation

The verified resonator operation and reference oscillation circuit constants listed here are based on information from the resonator manufacturer and not guaranteed. As reference oscillation circuit constants are measurements surveyed under fixed conditions by the manufacturer, values measured in the user system may vary. To achieve the optimum reference oscillation circuit constants for use in the actual user system, inquire with the resonator manufacturer to perform an evaluation on the actual circuit.

The conditions in the figure are conditions for oscillating the resonator connected to the MCU and are not operating conditions for the MCU itself. Refer to the specifications in the electrical characteristics for details on the MCU operating conditions.

#### 3.2 Reset

This section describes a reset.

#### 3.2.1 Overview of Reset

A reset is enabled using the reset pin. Refer to Tables 6.1 to 6.3 in section 6.1, Overview, in the UMH.

Table 3-3 shows an I/O pin related to the reset function.

Table 3-3 I/O Pin Related to Reset Function

| Pin Name | I/O   | Function  |
|----------|-------|-----------|
| RES#     | Input | Reset pin |

#### 3.2.2 POR Reset on Startup

Power-on reset is an internal reset by a power-on reset circuit. It occurs under the following conditions.

- · When a power supply is turned on with the RES# pin set to high
- When, with the RES# pin set to high, the VCC/IOVCC voltage falls below the voltage detection level (VPOR) of the power-on reset circuit

When, during power-on reset, the VCC/IOVCC voltage exceeds the VPOR voltage, after a power-on reset time has elapsed, the CPU begins the reset exception processing. The power-on reset time is time for the power supply to stabilize and for this MCU to enter stable operation.

In a state in which RES# is connected to VCC/IOVCC with a resistor interposed, when the power supply is turned on, power-on reset is generated<sub>o</sub>

When using power-on reset, the RES# pin should be connected to the VCC/IOVCC pin with a resistor interposed both for normal startup and for energy harvesting startup. A capacitor need not be connected to the RES# pin, but even when a capacitor is connected to the RES# pin, the voltage at the RES# pin should always be kept at VIH or higher (see

Table 3-4). When connecting the board power supply and each of the power supply pins in common, adequate consideration is necessary to ensure that power-on reset occurs upon startup. The circuit configuration is as indicated below. Power-on reset should be used at energy harvesting startup.



Figure 3.15 Circuit Configuration Example of Power-On Reset

|      | Table 3-4 | RES# Reset Detection Level |     |     |      |                          |
|------|-----------|----------------------------|-----|-----|------|--------------------------|
| Pin  | Symbol    | Min                        | Тур | Max | Unit | Measurement<br>Condition |
| RES# | VIH       | TBD                        | -   | TBD | V    |                          |

Figure 3.16 shows a circuit configuration example of the reset pin. Figure 3.17 shows a trace example of the reset pin (when using the multilayered board).



Figure 3.16 Circuit Configuration Example of Reset Pin



Figure 3.17 Trace Example of Reset Pin (Using Multilayered Board)

# 3.3 Pin Processing

This section describes the processing method for each pin. Notes on the processing are provided below. For details, refer to section 1.5, Pin Functions, in the UMH.

#### 3.3.1 Pins from Which Initial Value is Output

Table 3-5 indicates pins from which an initial value is output, and the output values. A summary of the I/O ports is given in "23.1 Overview" of the UMH.

Table 3-5 Pins from Which Initial Value is Output

| Pin Name   | Initial Value |  |
|------------|---------------|--|
| P300       | Low output    |  |
| P301       | Low output    |  |
| P600       | High output   |  |
| P703       | High output   |  |
| P704       | High output   |  |
| MTDO1_DRV0 | Low output    |  |
| MTDO2_DRV0 | Low output    |  |
| MTDO4_DRV1 | Low output    |  |
| MTDO5_DRV1 | Low output    |  |
| MTDO6_DRV1 | Low output    |  |
| MTDO7_DRV2 | Low output    |  |
| MTDO8_DRV2 | Low output    |  |
| MTDO9_DRV2 | Low output    |  |

# 3.3.2 N-Channel Open Drain Pins

This MCU has N-channel open drain pins. In order to use them as general-purpose ports, pull-up processing is required. Table 3-6 describes the open drain pins; Figure 3.18 shows a general-purpose port connection example. When reducing leakage currents, upon considering noise immunity, the pull-up processing resistance value should be increased. For information on the pull-up resistance value, refer to the I/O Ports field in Table 1.4 in section 1.5, Pin Functions, in the UMH.

Table 3-6 N-Channel Open Drain Pins

| Function | Pin Name        | I/O | Description                         |
|----------|-----------------|-----|-------------------------------------|
| I/O port | P512 to<br>P514 | I/O | 3-bit I/O pin (Note 1) <sub>o</sub> |

Note 1. The output function of a general-purpose port is for low output only.



Figure 3.18 General-Purpose Port Connection Example

#### 3.3.3 Pull-Up Pin Processing

Pull-up pins should be connected to pins selected from among power supply pins ((VCC/IOVCC, IOVCC0/1/2/3, AVCC0/1, VCC\_USB) in order to equalize voltage levels. As an example, port 4 may use a pull-up connection to the VCC/IOVCC pin, and port 6 may have a pull-up connection to IOVCC1. For details, refer to the Applicable Power Supply columns in Tables 1.5 to 1.7 that describes the corresponding power supply pins in section 1.7, Pin Lists, in the UMH. Moreover, in order that pull-up pins do not become sources of leaks, prior to chip startup the pull-up pins should not be set to high level.

# 3.3.4 Processing of Unused Pins

In this MCU, there are pins which, if unused, require processing. Refer to section 23.4, Handling of Unused Pins, in the UMH.

Table 3-7 shows how to process unused pins.



Figure 3.19 shows the processing diagram of EXTAL, XTAL, and ports 0 to 8.

Table 3-7 Processing of Unused Pins

| Pin Name     | Description                                                                                                                                                                                                                                                                      |  |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| P201/MD      | Connected to VCC via a resistor (pull-up) (Used as a mode pin)                                                                                                                                                                                                                   |  |  |
| EHMD         | Connected to VSS                                                                                                                                                                                                                                                                 |  |  |
| RES#         | Connected to VCC via a resistor (pull-up)                                                                                                                                                                                                                                        |  |  |
| USB_DP       | Left open                                                                                                                                                                                                                                                                        |  |  |
| USB_DM       | Leave this pin open                                                                                                                                                                                                                                                              |  |  |
| P200/NMI     | Connected to VCC via a resistor (pull-up)                                                                                                                                                                                                                                        |  |  |
| P412/EXTAL   | When the main clock oscillator is not used, the MOSCCR.MOSTP bit is set to 1 (the general-purpose port P412).                                                                                                                                                                    |  |  |
|              | When this pin is not used as the port P412, it is connected to VSS via a resistor (pull-down).                                                                                                                                                                                   |  |  |
| P413/XTAL    | When the main clock oscillator is not used, the MOSCCR.MOSTP bit to 1 (the general-purpose port P413).                                                                                                                                                                           |  |  |
|              | When this pin is not used as the port P413, it is left open.                                                                                                                                                                                                                     |  |  |
| Ports 0 to 8 | When this pin is set to an input (PCNTR1.PDRn = 0), the corresponding pin is connected to VCC via a resistor (pull-up) or to VSS via a resistor (pull-down). (Note 1) When this pin is set to an output (PCNTR1.PDRn = 1), the corresponding pin is left open. (Note 1) (Note 2) |  |  |
| VREFH        | Connected to AVCC0                                                                                                                                                                                                                                                               |  |  |
| VREFL        | Connected to AVSS0                                                                                                                                                                                                                                                               |  |  |
| BSCANP       | When the boundary scan function is not used, this pin is connected to VSS.                                                                                                                                                                                                       |  |  |

Note 1. The PmnPFS.PMR, PmnPFS.ISEL, and PmnPFS.ASEL bits should be set to 0. For details, refer to section 24.2.2, Port mn Pin Function Select Register (PmnPFS) (m = 0 to 8; n = 00 to 15), in the UMH.

Note 2. When a pin is set to output and left open, during the interval from reset cancellation until the pin is in the output state, the port is in the input state. Hence while the port is in the input state, the voltage level of the pin is indeterminate, and in some cases the power supply current will increase.



Figure 3.19 Processing Diagram of EXTAL, XTAL, and Ports 0 to 8

# 3.3.5 Pin Processing When Using USB

For information on the pin processing when connecting the USB, refer to section 34.3.1.4, Example External Connection Circuits, in the UMH.

# 3.3.6 Pin Processing for Serial Communication Interface

For the pin processing when using the smart card interface mode for serial communication interface, refer to section 35.6.1, Example Connection, in the UMH.

# 4. EHC Operation

This chapter describes the EHC operation, power supply pin connection, power generation element, storage capacitor, and other items.

# 4.1 Explanation of Operation During EHC Use

Upon connection of a power generation element, the EHC begins operation from before reset cancellation, and uses the current generated by the power generation element to charge the storage capacitor and secondary battery, while also supplying power to VCC/IOVCC within the MCU. Even when the amount of power generated by the power generation element is less than the MCU current consumption, operation can be continued using the charged storage capacitor and secondary battery. For details, refer to section 13.3, Operation, in the UMH.

## 4.2 Connections of Power Supply Pins During EHC Use

During EHC use, power is not supplied from the EHC to the IOVCC0/1/2/3 pins, the AVCC0/1 pins, or the VCC\_USB pin. Power should be supplied to the IOVCC0/1/2/3 pins, the AVCC0/1 pins, and the VCC\_USB pin from an external power supply or from the VCC pin.



Figure 4.1 shows an example of power supply connection when using EHC.



Figure 4.1 Example for Connecting Power Supply Pins When Using EHC

# 4.3 Frequency Settings During Storage Capacitor Charging and Rapid Startup Hardware Function Intervals

During an EHC capacitor charging and rapid startup hardware function interval, the clock frequency should be set to 2 MHz or lower in order to reduce current consumption in the storage capacitor connected to the VCC\_SU pin.

There is no limit on the clock frequency after transition to a normal operation interval. However, depending on the circumstances of internal MCU operation, the amount of power generated and circumstances of power generation of the power generation element connected to the VSC\_VCC pin, the discharge capacity of the secondary battery connected to the VBAT\_EHC pin, and other factors, there is variation in the time over which the MCU can continue operation, so thorough evaluations should be performed before use.

# 4.4 Methods of Confirmation of VBAT\_EHC Pin Voltage

In order to confirm the voltage of the secondary battery connected to the VBAT\_EHC pin, there is a method of measurement using the voltage monitoring battery circuit (LVDBAT), and a method that uses the 14-bit A/D converter (S14AD) and the reference voltage generation circuit (VREF). For details, refer to section 13.3.3, Checking the Voltage on the EHC VBAT\_EHC Pin, in the UMH.

# 4.5 Examples of Power Generation Element Connection

This section describes connections of power generation elements. Figure 4.2 shows examples of connections when the power generation element to be connected to VSC\_VCC is a direct voltage and an alternating voltage. In the circuit for use with AC input, a bridge circuit is necessary in order to convert the alternating current to direct current.



Figure 4.2 Examples of Connection of AC/DC Power Generation Elements

When the power generation element is a constant current source such as a solar cell, the amount of power generated by the power generation element can be measured by changing the chip internal load resistance at the VSC\_VCC pin. There are two methods of detecting the amount of power generated by the power generation element: checking the power generation status flag (EHCCR0.ENOUT) of the power generation element, and directly measuring the voltage of the VSS\_VCC pin using the 14-bit A/D converter. For details, refer to section 13.3.7, Level of Charge Detection, in the UMH.

## 4.6 Supplying Power to Device Outside EHC

This MCU can control power from a power generation element, charge a secondary battery, and supply power to a peripheral circuit.

#### Case of supply from VCC/IOVCC

The power output from this MCU depends on the voltages of the secondary battery, the storage capacitor, and the power generation element. In many cases, the voltage is lower than the operating voltage, and changes with time.

Hence when running ordinary peripheral ICs, sensors, and wireless modules, it is recommended that a DC/DC converter be inserted.

However, because a rush current flows when starting up an IC such as those above, if no measures are taken, it can be difficult to start up the system using only power from the power generation element. It is recommended that a DC/DC converter be inserted, and that a load switch IC that does not require a capacitor be inserted in the input stage in order to suppress such rush currents; a connection example appears in Figure 4.3.

| Manufacturer | Product No. | Input Voltage<br>V <sub>IN</sub> | Control Voltage | Output Voltage                   | Output<br>Current |
|--------------|-------------|----------------------------------|-----------------|----------------------------------|-------------------|
|              |             | VIIV                             | • 01            | V 001                            | (DC)              |
| Toshiba      | TCK107AF    | -0.3 to 0.6<br>(V)               | -0.3 to 0.6 (V) | -0.3 to V <sub>IN</sub> +0.3 (V) | 1 (A)             |

Note 1. When using this load switch, contact Toshiba Electronic Devices & Storage Corporation for details on matching (https://toshiba.semicon-storage.com/jp).



Figure 4.3 Connection Example When Power is Supplied from VCC/IOVCC

Because status LEDs such as power indicator LEDs constitute a major load in the EHC, it is recommended that they not be mounted.

# 4.7 Connection of Power Supply Pins When EHC is Not in Use

When the EHC is not used, the VSC\_VCC pin should be connected to the VSC\_GND pin. By connecting the VSC\_VCC pin to the VSC\_GND pin, EHC operation is stopped. The VBAT\_EHC pin and VCC\_SU pin should be connected to the VCC pin.



Figure 4.4 shows an example for connecting power supply when not using EHC.



Figure 4.4 Example for Connecting Power Supply Pins When Not Using EHC

#### 4.8 Boot Mode

# 4.8.1 Serial Programming Modes

This MCU incorporates up to 1.5 Mbytes of code flash memory. Serial programming modes are provided for onboard programming of the flash memory. The serial programming modes include the following.

- SCI boot mode using SCI9
- USB boot mode using USB

Table 4-2 indicates input/output pins for modules related to flash memory. For details, refer to section 57.9, Serial Programming Mode, in the UMH.

When the RES# pin goes to low, processing in execution is all interrupted, and this MCU enters the reset state; hence the pin should be kept at high level so that reset does not occur. For connection and other details, see section 3.2, Reset.

Table 4-2 Basic Functions

| Pin Name          | I/O    | Applicable Mode            | Function                                                  |
|-------------------|--------|----------------------------|-----------------------------------------------------------|
| MD                | Input  | SCI boot mode              | Selection of operation mode                               |
|                   |        | USB boot mode              |                                                           |
|                   |        | (serial programming modes) |                                                           |
| RXD9 (Notes 1, 2) | Input  | SCI boot mode              | SCI data reception in the host communication              |
| TXD9 (Notes 1, 2) | Output |                            | SCI data transmission in the host communication           |
| USB_DP,<br>USB_DM | I/O    | USB boot mode              | Input and output of the USB data                          |
| USB_VBUS          | Input  |                            | Detection of connection or disconnection of the USB cable |

Note 1. For the ports to which the RXD9/TXD9 pins are assigned, refer to chapter 24, Multi-Function Pin Controller (MPC), in the UMH.

Note 2. The RXD9/TXD9 pins are recommended to be pulled up. A pull-up resistor of 4.7 k to 10 k $\Omega$  should be used.

#### 4.8.2 Power Supply Connection Example When Using EHC Serial Programming Modes Because program overwriting requires large amounts of power, overwriting while the EHC is started is not recommended. For overwriting, the board circuit configuration should be designed so as to enable direct power supply to VSC\_VCC or to VCC/IOVCC. A connection example is shown in Figure 4.5.



Figure 4.5 Connection Example of Power Supply Pins for Boot Mode When Using EHC

2019.08.27

# 4.9 Debugging

# 4.9.1 SWD Interface

This MCU supports a SWD interface as a debugging interface.

Table 4-3 indicates the SWD pins.

Table 4-3 SWD Pins

| Pin Name | I/O   | Function                     | Processing for Not in Use |
|----------|-------|------------------------------|---------------------------|
| SWCLK    | Input | Serial wire clock input pin  | Pull-up                   |
| SWDIO    | I/O   | Serial data input/output pin | Pull-up                   |

# 4.9.2 Emulator Connection Examples

This section describes examples of emulator connection. Figure 4.6 shows an i-jet/E2 emulator connection example. Figure 4.7 shows a J-link emulator connection example.



Figure 4.6 i-jet/E2 Emulator Connection Example



Figure 4.7 J-link Emulator Connection Example

Note 1. Current should be supplied abundantly to the VSC\_VCC pin.

# 4.9.3 Notes on EHC Startup

Debugging is possible using the circuit configuration for EHC startup, but the debugger cannot be connected before EHC startup, and so an emulator is connected to the board in advance.

Abundant current should be supplied to the VSC\_VCC pin, and after EHC startup the IDE used to connect to this MCU.

### 5. Electrical Characteristics

# 5.1 Power Supplies

# 5.1.1 Absolute Maximum Ratings

Table 5-1 Absolute Maximum Ratings

|                                               | Item                                           | Symbol       | Value       | Unit |
|-----------------------------------------------|------------------------------------------------|--------------|-------------|------|
| Power<br>Supplies                             | Power supply voltage for core and I/O (Note 2) | VCC/IOVCC    | -0.3 to 4.6 | V    |
|                                               | Input voltage for EHC                          | VSC_VCC      | -0.3 to 4.6 | V    |
|                                               | 2ndry battery input voltage for EHC            | VBAT         | -0.3 to 4.6 | V    |
|                                               | USB power supply voltage (Note 2)              | VCC_USB      | -0.3 to 4.6 | V    |
|                                               | Power supply voltage for I/O                   | IOVCC0~3     | -0.3 to 4.6 | V    |
| Analog power supply voltage (Note 1) (Note 2) |                                                | AVCC0, AVCC1 | -0.3 to 4.6 | V    |
| Junction temperature                          |                                                | Тј           | -40 to +95  | °C   |
| Storage tem                                   | perature                                       | Tstg         | -55 to +125 | °C   |

Note on usage: If this MCU is used beyond the absolute maximum ratings, it may be permanently destroyed.

- Note 1. When the S14AD is not used, VCC should be connected to the VREFH0 pin and VSS should be connected to the VREFL0 pin.
- Note 2. To prevent erroneous operations due to noise interference, capacitors with good frequency characteristics should be inserted between VCC and VSS, between AVCCn and AVSSn (n = 0, 1), and between VCC\_USB and VSS\_USB. Capacitors with values of approximately 0.1  $\mu$ F should be placed as close as possible to power supply pins, and traces over the shortest possible distances and that are as thick as possible should be used for connections.

# 5.1.2 Recommended Operating Conditions

Table 5-2 Recommended Operating Conditions

| Item                                |                        | Symbol        |  | Min  | Тур | Max   | Unit |
|-------------------------------------|------------------------|---------------|--|------|-----|-------|------|
| Power supply                        | VCC/IOVCC              |               |  | 1.62 | _   | 3.6   | V    |
| voltage for core<br>and I/O         | VSS                    |               |  | -    | 0   | _     | V    |
| Input voltage for EHC               | VSC_VCC                |               |  | 1.62 | _   | 3.6   | V    |
| 2ndry battery input voltage for EHC | VBAT_EHC               | (Note 1)      |  | 1.62 | _   | 3.6   | V    |
| USB power                           | VCC_USB                |               |  | 3.0  | _   | 3.6   | V    |
| supply voltage                      | VSS_USB                |               |  | _    | 0   | _     | V    |
| Analog power                        | AVCC0, AVCC1           |               |  | 1.62 | _   | 3.6   | V    |
| supply voltage                      | AVSS0, AVSS1           |               |  | _    | 0   | _     | V    |
|                                     | VREFH0                 |               |  | 1.62 | _   | AVCC0 | V    |
|                                     | VREFL0                 |               |  | _    | 0   | _     | V    |
| Power supply                        | IOVCC0, IOVCC1, IOVCC3 |               |  | 1.62 | _   | 3.6   | V    |
| voltage for I/O                     | IOVCC2                 | MLCD not used |  | 1.62 | _   | 3.6   | V    |
|                                     |                        | MLCD used     |  | 2.7  | 3.0 | 3.3   | V    |
|                                     | IOVSS                  | 1             |  | _    | 0   | _     | V    |

Note 1. A charging voltage of the secondary battery connected to the VBAT\_EHC pin is 2.6 V or 3.0 V.

# 5.1.3 Selection of Power Generation Elements

Power generation elements connected to the VSC\_VCC pin should be elements with an open circuit voltage of up to 5.4 V and a short circuit current of up to 10 mA, and should satisfy the following condition.

- The power generation current should be 3  $\mu$ A or greater when the voltage of the power generation element is equal to the secondary battery charging voltage.

The upper limit to the open circuit voltage of the power generation element is 5.4 V, but a power generation element for which the VSC\_VCC pin voltage does not exceed the absolute maximum rating<sup>(Note 1)</sup> should be used.

Note 1. Absolute maximum rating

Table 5-3 Absolute Maximum Rating

| Parameter             | Symbol  | Value       | Unit |
|-----------------------|---------|-------------|------|
| Input voltage for EHC | VSC_VCC | -0.3 to 4.6 | V    |

# 5.1.4 Storage Capacitor

The VCC\_SU pin is a power supply pin to which power is supplied from the storage capacitor. When using a solar cell as the power generation element, the capacitance of the connected storage capacitor must be selected according to the operating temperature. At 25°C, a value of 47  $\mu$ F is necessary; the higher the temperature, the greater the capacitance required.

Please refer to section 58.13, EHC Characteristics, in Electrical Characteristics chapter in the UMH. When using a power generation element other than the above, a 100  $\mu$ F storage capacitor should be connected. It is recommended that the capacitor to be used has a small leakage current.

### 5.1.5 Secondary Battery Selection

The secondary battery for connection to the VBAT\_EHC pin should have a charging voltage of 2.6 V or 3.0 V. The charging voltage for the secondary battery to be connected should be set using the OFS1.VBATSEL bit of the option setting memory. For details, refer to section 7.2.2, Option Function Select Register 1 (OFS1), in the UMH.

Table 5-4 provides information related to connection of the mounted secondary battery. The recommended secondary battery is Nichicon's SLB Series. The included solar panel (note 1) generates a current of 42  $\mu$ A, and therefore some time is required to charge the recommended secondary battery, although this also depends on the operation settings of this MCU. Charging prior to mounting should be considered, according to the details of evaluations to be performed.

Table 5-4 Secondary Battery (BT2)

| Secondary Battery (BT2) |                    |          |     |     |        |      |        |     |  |
|-------------------------|--------------------|----------|-----|-----|--------|------|--------|-----|--|
| Pin                     | Symbol             | MCU      |     | MCU |        | Pin  | Symbol | MCU |  |
|                         |                    | Port     | Pin |     |        | Port | Pin    |     |  |
| 1                       | RE-<br>BATTERY_VCC | VBAT_EHC | 39  | 2   | GROUND | -    | -      |     |  |

Note 1. Panasonic AM-1815CA: Operating voltage 3.0 V, operating current 42.0  $\mu$ A (white fluorescent lamp - 200 lx (25°C))

# 5.1.6 Secondary Battery Selection When Using MLCD

A MIP liquid crystal controller (MLCD) requires a MLCD pin output voltage of 2.7 V or higher. The EHC is used to supply power from the secondary battery connected to the VBAT\_EHC pin to the VCC region within the MCU, and when an MLCD is used, a secondary battery with a charging voltage of 3.0 V should be connected to the VBAT\_EHC pin.

Website and Support

Renesas Electronics Website http://japan.renesas.com

Inquiries

http://japan.renesas.com/contact/

All trademarks and registered trademarks are the property of their respective owners.

# Revision History

|      |            | Description |                      |  |
|------|------------|-------------|----------------------|--|
| Rev. | Date       | Page        | Summary              |  |
| 1.00 | 2019.08.27 |             | First edition issued |  |
|      |            |             |                      |  |

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

#### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>.